版权说明:本文档由用户提供并上传,收益归属内容提供方,若内容存在侵权,请进行举报或认领
文档简介
12/4/2002DifferentialSignalingIntroductionReadingChapter612/4/2002DifferentialSignalingAgendaDifferentialSignalingDefinitionVoltageParametersCommonmodeparametersDifferentialmodeparametersCurrentmodelogic(CML)bufferRelatetoparametersModeling&simulationTimingparametersClockrecoveryEmbeddedclockACcouplingCommonmoderesponseIssueswithsimulation8B10BencodingDCbalancedcodesDutyCycledistortionCycle12/4/2002DifferentialSignalingSingleEndedSignalingAllelectricalsignalcircuitsrequirealooporreturnpath.Singleendedsignalsubjectseveralmeansofdistortionsandnoise.Groundorreferencemaymoveduetoswitchingcurrents(SSOnoise).Wetouchedonthisinthegroundconundrumclass.Asingleendedreceiveronlycaresaboutavoltagethatisreferencedtoitsownground.Electromagneticinterferencecanimposevoltageonasingleendedsignal.Signalpassingfromoneboardtoanotheraresubjecttothelocalgrounddisturbance.Wecancounteractmanyoftheseeffectbyaddingmoreground.Asfrequenciesincreasebeyond1GHz,80%ofthesignalwillbelost.12/4/2002DifferentialSignalingReviewofthresholdsensitivityThewaveisreferencedtoeitherVccorVss.ConsequentlytheeffectiveDCvalueofthewavewillbetiedtooneoftheserails.ThewaveisattenuatedaroundtheeffectiveDCcomponentofthewaveform,butthereferencedoesnotchangeaccordingly.Hencetheclocktriggerpointbetweenvariousclockloadpointsisverysensitivetodistortionandattenuation.TxVssVrefVssRx2VrefLonglineVssRx1VrefShortline12/4/2002DifferentialSignalingDifferentialSignalingAnysignalcanbeconsideredaloopiscompletedbytwowires.Oneofthe“wires”insingleendedsignalingisthe“groundplane”DifferentialsignalingusestwoconductorsThetransmittertranslatesthesingleinputsignalintoapairofoutputsthataredriven180°outofphase.Thereceiver,adifferentialamplifier,recoversthesignalasthedifferenceinthevoltagesonthetwolines.AdvantagesofdifferentialsignalingcanbesummedupasfollowsDifferentialSignalingisnotsensitivetoSSOnoise.Adifferentialreceiveristolerantofitsgroundmovingaround.Ifeach“wire”ofpairisoncloseproximityofoneandother.electromagneticinterferenceimposesthesamevoltageonbothsignals.Thedifferencecancelsouttheeffect.SincetheACcurrentsinthe“wires”areequalbutoppositeandproximal,radiatedEMIisreduced.Signalspassingfromoneboardtoanotherarenotsubjecttothelocalgrounddisturbances.Asfrequenciesincreasebeyond1GHz,upto80%ofthesignalmaybelost,butdifferencestillcrosses0volts.Therearestilllossissuesfordifferentialsignalingbutonlycomeintoplayinhighlosssystem.Mostsingleendedsystemsassumeapproximately15%channelloss.12/4/2002DifferentialSignalingDifferentialSignaling-ConsThecostisdoublingthesignalwires,butthismaynotbesobadascomparedtoaddinggroundstoimprovesingleendedsignaling.Routingconstraint:Pairsignalsneedtoberoutedtogether.Differentialsignalhavecertainsymmetryrequirementsthatmayposeroutingchallenges.12/4/2002DifferentialSignalingDifferentialSignalParametersVoltageonline1=aVoltageonline2=bDifferentialvoltaged=a-bCommonmodevoltagec=(a+b)/2Oddmodesignal,o=(a-b)/2Evenmodesignal,e=(a+b)/2Signalonline1a=e+oSignalonline2b=e-oUsefulrelations;o=b/2;e=cLine1Line2Reference12/4/2002DifferentialSignalingPropagationTermstoConsiderDifferentialmodepropagationCommonmodepropagationSingleendedmode(uncoupled)propagationThisiswhentheotherlineisnotdrivenbutterminatedtoabsorbedreflections.Transmissionlinematrixeswillreflectthesemodes.12/4/2002DifferentialSignalingDifferentialMicrostripExampleSE:singleended=uncoupled12/4/2002DifferentialSignalingDifferentialImpedanceCouplingbetweenlinesinapairalwaysdecreasesdifferentialimpedanceDifferentialimpedanceisalwayslessthat2timestheuncoupledimpedanceDifferentialimpedanceofuncoupledlinesis2timestheuncoupledimpedance.12/4/2002DifferentialSignalingPropagationVelocitiesForTEMstructures,(striplines)Differentialmode,CommonMode,andsingleendedvelocitiesarethesameForNonTEMandQuasi-TEMstructures(microstrip)Differentialmode,CommonMode,andsingleendedvelocitiesandimpedancesarenotthesame.Commonmodecanbeconvertedtodifferentialmodeatareceiverandresultinadifferentialsignaldisturbance.12/4/2002DifferentialSignalingExampleofCommonModeLine1andline2havethesameDCoffset.ThisisDCcommonmode.ItcanbedefinedasanaverageDCfortimedurationofmanyUIcyclesvalueaswell.Line1andline2havethesameACoffsetThisisACcommonmodeACcommonmodealsoresultfromtimedifferences(skew)betweensignalonline1andline2.ThiscanresultinACcommonmodeanddifferentialsignalloss.Thefollowingslidewillbeusedtoclarifytheabove12/4/2002DifferentialSignalingDifferentialSignalingBasicsForlongchannels,atGHzfrequencies,signaltendlooklikesinewaves.Theartificialoffsetcommontoline1and2hasanaverageof1andvariesaroundthataverageby+/-0.1inaperiodmanor.12/4/2002DifferentialSignalingIndividualsignalsDevicesneedtohaveenoughcommonmodedynamicvoltagerangetoreceiveortransmitthewaveforms.Inthiscasethesignalsswingbetween-0.1and2.1.Thesinewaveamplitudeis1andpeaktopeakis2.Signalaandbiswhatwouldbeobservedwith2oscilloscopeprobes12/4/2002DifferentialSignalingDifferentialModeSignalThedifferentialamplitudeis2andpeaktopeakis4whichis2timestheindividualsignalpeaktopeakamplitude.Noticethedistortionsaregone.12/4/2002DifferentialSignalingCommonModeSignalTheDCcommonmodesignalis1TheACcommonmodesignalis.2vpeaktopeakSomemayspecificationsmaycallthis0.1vpeakfromtheDCaverageWewilladdthiscommonmodetothesignals“a”and“b”12/4/2002DifferentialSignalingAdd150psskewtosignalbWaveformsdonotlooksogood.Weevenhavewhatappearstobenon-monotonicbehavior.12/4/2002DifferentialSignalingDifferentialsignallooksOKHoweverwelostdifferentialsignalamplitude.Itusedtobe4peaktopeakandnowis3.562.12/4/2002DifferentialSignalingCommonmodemeasurementsaredifferentAverageisstill1.Peaktopeakis0.944butpeakis0.504ACcommonmodesignalscanbeconvertedtodifferential12/4/2002DifferentialSignalingPWBstructuresthatintroduceSkewAnescapefromaBGAorconnectorpins
introducesskewThisisanexampleofskewcompensation12/4/2002DifferentialSignalingBendsintroduceskewBacktobackbends
compensateforskewfromfrequenciesbelow2GHz.Backtobackbends
compensateforskewfromfrequenciesbelow2GHz.12/4/2002DifferentialSignalingMoreTerms:BalancedandUnbalancedGoodAgilentTechnologiesarticleonbalanceandunbalancedsignaling/upload/cmc_upload/tmo/downloads/EPSG084733.pdfUnbalancedsignalinginreferencetogroundBalancedsignalingisreferencedonlytotheotherportterminal.Ifeachchannelisidentical,thenthissuggestsavirtualACgroundbetweenthetwoterminals.ItisoftenusefultoallowthisACgroundtobeaDCvoltagetobiasingdevices.12/4/2002DifferentialSignalingEthernet10/100BASE-Texample50W50W50W50WTransformerFilterCommon-modechokeUnbalancedBalanced12/4/2002DifferentialSignalingLowVoltageDifferentialSignaling:LVDS200MHz–500MHzRangePublishedbyIEEEin1995LacksrobustnessforGHzSignalingWellsuitedistributingsystemclocksGoodnoisemarginCommonmodeimpedancehaswiderangeprovidebufferdesignflexibilityDifferentialimpedanceisoptimizearound100WDifferentialreceiverswitchingthresholdsaretighterthanforsingleendedlogic.MostdevicerequireexternalterminationandbiasresistorsDoesnothavecapacitanceorpackagespec.ThisseverelylimitsGHzoperation12/4/2002DifferentialSignalingCurrentModeLogicEmergingtechnologyNorealspecyetbutcaninferoperationfromspec’slikePCIExpress™,Infiniband™,USB,SATA,etc.TxandRxlinesareseparateTheTxdriversteerscurrentbetweenthedifferentialterminalsACcouplingbetweenTxandRxwithaseriescapacitorprovidescommonmodedesignflexibilityTerminationisinbuffers.Thismayrequirecompensationorabandgapreferencetoinsureatightresistancerange.12/4/2002DifferentialSignalingExampleofSimpleCMLDifferentialBehavioralCircuitVccVssI_sourcer_termn,C_termr_termp,C_termPositiveTerminalNegativeTerminalThisexponentdetermineswaveshapeThisswitchtimeoffsetBalancebetweenforFETswitch2ndlecture12/4/2002DifferentialSignalingExampleofSensitivities:I,balance,CVccI_sourceMoreprominent
forfasteredges12/4/2002DifferentialSignalingExampleofSensitivities:Slew,Skew,RVccI_source+/skewR/Fslew12/4/2002DifferentialSignalingSerialDifferentialGHztransmissionwillhavemanyUI’sofdataintransitontheinterconnectatanypointsintime.Henceitbecomesusefultothinkofthisasserialdatatransmission.Oftenmultiplesinglechannelsaregangedinparalleltoachieveevenhigherdatathroughput.12/4/2002DifferentialSignalingACcouplingissuesSeriescapacitorscanbuildupchargedifferencebetweendifferentialterminalsforthefollowingreasons.UnequalnumbersoffzeroandonesDutycycle(UI)distortion.Thesolutionistouseadatacodethatis“DC”balanced.8B10B(8bit10bit)withdisparityisonesuchcodeTightUIcontrolisabasicrequirementforkeepingthesignaleyeopen12/4/2002DifferentialSignalingEyeDiagramTheeyediagramisaconvenientwaytorepresentwhatareceiverwillseeaswellasspecifyingcharacteristicsofatransmitter.TheeyediagrammapsallUIintervalsontopofoneandother.Theopeningineyediagramismeasureofsignalquality.Thisisthesimplesttypeofeyediagram.TheareotherformwhichwewilldiscusslaterEyeDiagram12/4/2002DifferentialSignalingCreatingeyediagramPlotperiodicvoltagetimeramps(sawtoothwaves)onxversesthevoltagewaveonY.CanbedonewithAvanwavesexpressioncalculatorandcanbesavedinaconfigurationfile.12/4/2002DifferentialSignalingCreaterampwithexpressionbuilderStartofrelativeeyepositionTimeofeyestartUnitInterval12/4/2002DifferentialSignalingCopyRamptoXAxisUsemiddlebuttontodragramptoCurrentX-Axis12/4/2002DifferentialSignalingVoltageandperiodvolt-timeramp12/4/2002DifferentialSignalingClockingTheonethingomittedinthesuggestsinthepreviousslidesoneyediagramswasthe“chop”frequency.WeassumeditwasUI.Thisissimpleforsimulation.Timemarchesalongandallsignalsstartoutsynchronizedintime.ThisisnottrueforrealmeasurementsinceedgeswillsignificantlyjitterandmakeitdifficulttodeterminatewheretheexactUIispositioned.Presently,therearebasicallytwoformsofGHz+clockingEmbeddedclockingForwardedclocking12/4/2002DifferentialSignalingEmbeddedclockingThiswhatisusedinFiberChannel,GigabitEthernet,PCIExpress,Infiniband,SATA,USB,etc.TheclockisextractedfromthedataThereisrequirementthatdatatransitionsareataminimumrate.8B/10Bguaranteesthis.Wediscussthisinmoredetaillater.Aphaseinterpolatorisnormallyusedtoextracttheclockfromthedata.Wediscussedthephaseinterpolatorintheclockingclass.ThephaseinterpolatoristiedtothePCIExpress-likejitterspec:MedianandJitteroutlier.12/4/2002DifferentialSignalingJitterMedianandOutlierSpecEyeopeningisdefinedfromastableUI.JittermedianusedtodetermineastableUIItisusedasareferencetodetermineeyeopeningJitterOutlierisusedtoguaranteelimitsofoperationJitterMedianJitteroutlierEyediagramUI12/4/2002DifferentialSignalingForwardedClockingTheTxclockissourcedandreceiveddownstream.TheclockisaTxdatabuffersynchronizedwiththeTxdatabits.Asynchronizationortrainingsequenceonadatalineisusedtoadjustthereceiverclocksothatitisinphasesynchronizationwiththedata.Thecaveatisthattheactualdataclocklagstherealdatabyafewcycles.ThewholeideaisthatthejitterintroducedoverthesecycleswouldbesmallerthanthejitterassociatedwithtwothePLLsusedtoprovidebaseclocksforanembeddedclockdesign.12/4/2002DifferentialSignalingAspectsofACcouplingWewillexploreissueswithACcouplingwithasimulationexample.FirstwewillcreateasimpleCMLdifferentialmodelNextwewilltieittoadifferentialtransmissionlineandaterminator.Assignment7istoreproducetheseeffectswithaHSPICEprogram.TheoutputAvanwaveswithapowerpointstorysummarywhatyouwillhandin.Thebasisforourworkwillbelastsemesterstestckt.spdeck12/4/2002DifferentialSignalingBehavioralDataModel–Example12bitofrepeatingdata
010101001001…v(t)dataUI=500ps
Tr=Tf=100psRterm=50Cterm=0.25pfVswing=800mVI=Vswing/(50||50)/2Waveshape**Refertofirstcourse3rdlecture12/4/2002DifferentialSignalingACcoupledDifferentialCircuitACcouplingcapsarenormallylarger,butarescaleddowntoillustratecommonmodeeffects12/4/2002DifferentialSignalingTopLevelHSPICECODEModifiedConvenience12/4/2002DifferentialSignalingNoinitialconditionsonDCblockingcaps300nsofsimulationtime!Cblknpkg2_nbpkg2_n1nf$ic=400mvCblkppkg2_pbpkg2_p1nf$ic=400mv101010101010repeating12bitpatternDifferentialSingleendedReproducethisatpackage2(receiver)12/4/2002DifferentialSignalingSetICtoVswing/2DifferentialSingleendedReproducethisatpackage2(receiver)12/4/2002DifferentialSignalingNotcompletelyfixedInitialvoltageforD+andD+isnot0sothereisastepresponsewhenthewavereachesthereceiver.Wecanfixthisbymultiplyingboth“n”and“p”controlwavesfortheVCR(voltagecontrolledresistor)by0forthefirstcycle.ThisforcestheDCsolutionattheotherendofthelineto0voltsdifferential.12/4/2002DifferentialSignalingInsurebothlegsstartatsamevoltageQualifyingvoltageQualifyingvoltage
pcontrolvoltageQualifyingvoltage
ncontrolvoltage12/4/2002DifferentialSignalingResults–PrettygoodDifferentialSingleendedReproducethisatpackage2(receiver)Mayhavetoignore
first1-2cycles12/4/2002DifferentialSignalingNowletschangebitpattern100000001010ThepatterncreatesaDCchargetobebuiltupinthecapThesolutionistocreateacodethathasequalamountof1’sandzeros.Thisistherationalfor8bit10bit(8b10b)codingDifferentialSingleendedReproducethisatpackage2(receiver)12/4/2002DifferentialSignalingCrossingOffsetThecrossingoffsetisthehorizontallinethatisintheverticalcenteroftheeyeanditshouldbeat0voltsforadifferentialsignal.TheamountofoffsetistheaverageDCvalue.Asimpleapproximationisoneminustheratioofone’stozerostimesthereceivedvswing/2.Thisdoesnotincludededgeshapeeffects12/4/2002DifferentialSignalingRepeatpatternsof5onesand6zerosApprox.offsetReproducethisatpackage2(receiver)Hint:starteyediagramat200ns12/4/20028b/10bencodingandbackgroundCourtesyof
ScottGardiner,Intel12/4/2002DifferentialSignaling8b/10b-SimpleSchemeTheencodingiscomprehendedinasetoftableswhichconformtoasetofpredetermined“rules”HelpfulHint:Completetablesthatgivealltheliteral10bencodingsdoexist-andtheycomprehendalloftheencodingrules…8bitsareencodedinto10bits12/4/2002DifferentialSignaling8b/10b:OverviewThe10bitsarereferredtoasa“symbol”ora“code-group:”Theoriginal8bitsarebrokenintoa3bitblockanda5bitblock(eachofthesearecalledsub-blocks)
F1
111
10001The3bitsub-block(labeledHGF)isencodedinto4newbits(labeledfghj)&the5bitsub-block(EDCBA)isencodedinto6newbits(abcdei)HGFEDCBA
notationcommonlyrepresentstheun-encodedbits,andabcdeifghjrepresentstheencodedbits;notethattherelativeorderandpositionofthesub-blocksisswitcheduponencodingHGF
EDCBA
abcdei
fghjHence,anextrabit,
j
,isaddedtothenewlyencoded3bitblockandanextrabit,
i
,totheencoded4bitblockcreatinga4and5bitsub-blocks12/4/2002DifferentialSignaling8b/10b–CharacterConventionsBothDataCharactersandSpecialControlCharactersexist;(nomenclature:D.a.b&K.a.b)D/K=SignifiesDataorControla=5bitblocktobeencodedb=3bitblocktobeencodedSetofAvailableDataandControlCharactersData(D.a.b)D0.0-D31.0,D0.1-D031.1,D0.7–D31.7All256Possible8-bitDatacharacters(00throughFFHEX)Control(K.a.b)K28.0–K28.7,K23.7,K27.7,K29.7,K30.712/4/2002DifferentialSignaling8b/10b-DCbalancing&DisparityNevermorethan5consecutive1’sor0’sallowedinarow(consecutively)..i.e.themaximum“runrate”is5tomaintainaDCbalancedtransmission.Thisguaranteesthelowestfrequencytobe1/10ofthemaxfrequency.i.e.only1decadedatabandwidthrequired.With8b/10b,eitherpositive(RD+)ornegative(RD-)disparityencodingispossible12/4/2002DifferentialSignaling8b/10b-DisparityDisparityis“thedifferencebetweenthenumberofonesandzeros...positiveandnegativedisparityrefertoanexcessofonesorzerosrespectively”.Note:neutraldisparityissaidtooccurwhenRD+andRD-encodingareidentical-meaningtheywilleachhavethesamenumberofonesandzeros(therearesomeexceptions)Agivensub-blockorsymbolcanhaveanactualdisparitynumberofeitherazero(neutral),+2or–2,thoughtheRunningDisparityissaidonlytobePositive,NegativeorNeutral.12/4/2002DifferentialSignaling8b/10b–RunningDisparityTheRunningorCurrentDisparity(abinaryvalueof+or-)istrackedbytheTX/RXandiscomputedateverysub-blockboundaryandateachsymbolboundary.Thevaluefromonesub-blockorsymbolisusedwiththatofthenextsub-blockorsymboltogivea“running”or“current”status.12/4/2002DifferentialSignaling8b/10b–RunningDisparityAlgorithmForagivenencodingofabyte,thestartingdisparityiswhatexistedattheendoftheprevioussymbolTherunningdisparityisthencalculatedfirstforthe6bitsub-block,comprehendingthestartingdisparityvalue;The6bitsubblockdisparityvalue
isthenusedasthestartingdisparitywhentherunningdisparitycalculatedforthe4bitsub-blockTherunningdisparityfortheentire10bitsymbolisnowthesameastherunningdisparityfoundattheendofthe4bitsub-block(andtherunningdisparityatthebeginningofthenextsymbol/
6bitsub-blockisthesameasthatfoundattheendofthethissymbol)Again,agivensub-blockorsymbolcanhaveanactualdisparitynumberofeitherazero(neutral),+2or–2,thoughtheRunningDisparityisonlysaidtobePositive,NegativeorNeutral.12/4/2002DifferentialSignaling8b/10b-RunningDisparityCalculationAlgorithm:Assumptions:The8bto10bencodinghasalreadybeendone;AcurrentdisparityvalueisalreadyassumedProcess:Calculatethedisparityfortheleftmost6bitsfirst,keepinginmindthecurrentdisparityvaluebeforeenteringthealgorithm.Thencalculatethedisparityfortherightmost4bitskeepinginmindthedisparityvaluedeterminedafteranalyzingtheprevious6bits.Thedisparityforboththe6-bitandthe4-bitblocksshouldbecalculatedasfollows:12/4/2002DifferentialSignaling8b/10b-RunningDisparityCalculationMethodMethod:If#of1’s>0’s Disparity=Positive(1)Elseif#of0’s>1’s Disparity=Negative(0)Elseif6-bit=000111 ThenDisparity=Positive(1)Elseif6-bit=111000 ThenDisparity=Negative(0)Elseif4-bit=0011 ThenDisparity=Positive(1)Elseif4-bit=1100 ThenDisparity=Negative(0)ElseDisparity=Disparity(ifnoneoftheabove,thenthedisparityvaluedoesn’tchange)
Note:Assumingaencoding,more1’sacrosstheentire10bcodeyieldspositivedisparity,more0’syieldsnegativedisparity,andeven#’sof1’sand0’syieldsneutraldisparity(i.e.disparityisthesameasitwasbefore).12/4/2002DifferentialSignaling8b/10b-Disparity&EncodingExample:Transmitterkeepsrunningtrackofcurrentdisparity(itiseitherRD,RD+orneutral)NeutralmeansthedisparitytrackerkeepsthepreviousRD-orRD+valueARunningDisparityofRD+isalwaysfollowedbyanRD-encodingandviceversaIfRunningDisparityisRD+,thefollowingisencodedforthedatabyteF1:
HGFEDCBA
abcdeifghj111
10001
100011
0111
(RD-encoding)IfRunningDisparityisRD-,thefollowingisencodedforthedatabyteF1:
HGFEDCBA
abcdeifghj11110001
1000110001
(RD+encoding)12/4/2002DifferentialSignaling8b/10b-Disparity&EncodingExample:Notethatthenumberofonesandzerosinthecurrentlychosenencodingworkstobalanceouttheoffsetinthenumberofonesandzeroes(trackedbytheRunningDisparityvalue)fromthepreviousencodingI.E.:Don’tconfusethedefinitionofPositiveDisparitywiththeRD+encodingchoice!PositiveDisparitymeansthereisacurrentrunningtotalofmoreones
thanzeros!Thus,anRD+encodinggenerallyhasmorezerosthan
ones!Alsonotethatitispossiblethatthe4-bitsub-blockofaRD-orRD+symbolencodingcanyieldanegativeorpositivedisparity,respectivelythusforcingmorethanoneRD-encodingtobeusedconsecutively…12/4/2002DifferentialSignalingSummary:ExampleconversionHEXDataByte(8b)tobeEncodedORBinaryDataByte(8b)tobeEncoded10bEncodedsymbol(RD-)10bEncodedsymbol(RD+)F1100011011110001100011111000112/4/2002DifferentialSignalingPossiblePatterns…RepeatingComma[K28.5]Pattern(RD-followedbyRD+):0011111010
1100000101
0011111010
1100000101 (RD-)
温馨提示
- 1. 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。图纸软件为CAD,CAXA,PROE,UG,SolidWorks等.压缩文件请下载最新的WinRAR软件解压。
- 2. 本站的文档不包含任何第三方提供的附件图纸等,如果需要附件,请联系上传者。文件的所有权益归上传用户所有。
- 3. 本站RAR压缩包中若带图纸,网页内容里面会有图纸预览,若没有图纸预览就没有图纸。
- 4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
- 5. 人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对用户上传分享的文档内容本身不做任何修改或编辑,并不能对任何下载内容负责。
- 6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
- 7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。
最新文档
- 租房合同范例 带家居
- 二零二四年度环保服务合同的环境治理效果保证担保合同
- 2024年度地暖工程维修服务合同(合同标的:某地暖系统的年度维修服务)
- 月结货物合同范例
- 签订长期合同范例
- 2024年电话销售工作计划例文(三篇)
- 混凝土道路工程合同范例
- 二零二四年度绿色建筑照明系统合同
- 政府采购项目咨询合同范例
- 疫情期间延长租房合同模板
- (完整)西游记选择题和答案
- 肾病科读书报告
- GB/T 25296-2022电气设备安全通用试验导则
- GB/T 2979-2017农业轮胎规格、尺寸、气压与负荷
- GB/T 26342-2010国际运尸木质棺柩
- 整式的加减教案 华东师大版数学七年级上册
- GB 16869-2005鲜、冻禽产品
- 校园企业招聘宣讲会PPT模板
- PTT专业讲师培训页
- 动脉血标本的采集(课件)
- 气体灭火系统调试报告记录
评论
0/150
提交评论