下载本文档
版权说明:本文档由用户提供并上传,收益归属内容提供方,若内容存在侵权,请进行举报或认领
文档简介
1、一篇关于单片机的英文文献(上) validation and testing of design hardening for single event effects using the 8051 microcontrollerabstract with the dearth of dedicated radiation hardened foundries, new and novel techniques are being developed for hardening designs using non-dedicated foundry services. in this paper
2、, we will discuss the implications of validating these methods for the single event effects (see) in the space environment. topics include the types of tests that are required and the design coverage (i.e., design libraries: do they need validating for each application?). finally, an 8051 microcontr
3、oller core from nasa institute of advanced microelectronics (iae) cmos ultra low power radiation tolerant (culprit) design is evaluated for see mitigative techniques against two commercial 8051 devices. index terms single event effects, hardened-by-design, microcontroller, radiation effects.i. intro
4、ductionnasa constantly strives to provide the best capture of science while operating in a space radiation environment using a minimum of resources 1,2. with a relatively limited selection of radiation-hardened microelectronic devices that are often two or more generations of performance behind comm
5、ercial state-ofthe-art technologies, nasas performance of this task is quite challenging. one method of alleviating this is by the use of commercial foundry alternatives with no or minimally invasive design techniques for hardening. this is often called hardened-by-design (hbd).building custom-type
6、hbd devices using design libraries and automated design tools may provide nasa the solution it needs to meet stringent science performance specifications in a timely, cost-effective, and reliable manner. however, one question still exists: traditional radiation-hardened devices have lot and/or wafer
7、 radiation qualification tests performed; what types of tests are required for hbd validation?ii. testing hbd devices considerationstest methodologies in the united states exist to qualify individual devices through standards and organizations such as astm, jedec, and mil-std- 883. typically, tid (c
8、o-60) and see (heavy ion and/or proton) are required for device validation. so what is unique to hbd devices?as opposed to a “regular” commercial-off-the-shelf (cots) device or application specific integrated circuit (asic) where no hardening has been performed, one needs to determine how validated
9、is the design library as opposed to determining the device hardness. that is, by using test chips, can we “qualify” a future device using the same library?consider if vendor a has designed a new hbd library portable to foundries b and c. a test chip is designed, tested, and deemed acceptable. nine m
10、onths later a nasa flight project enters the mix by designing a new device using vendor as library. does this device require complete radiation qualification testing? to answer this, other questions must be asked.how complete was the test chip? was there sufficient statistical coverage of all librar
11、y elements to validate each cell? if the new nasa design uses a partially or insufficiently characterized portion of the design library, full testing might be required. of course, if part of the hbd was relying on inherent radiation hardness of a process, some of the tests (like sel in the earlier e
12、xample) may be waived. other considerations include speed of operation and operating voltage. for example, if the test chip was tested statically for see at a power supply voltage of 3.3v, is the data applicable to a 100 mhz operating frequency at 2.5v? dynamic considerations (i.e., nonstatic operat
13、ion) include the propagated effects of single event transients (sets). these can be a greater concern at higher frequencies.the point of the considerations is that the design library must be known, the coverage used during testing is known, the test application must be thoroughly understood and the
14、characteristics of the foundry must be known. if all these are applicable or have been validated by the test chip, then no testing may be necessary. a task within nasas electronic parts and packaging (nepp) program was performed to explore these types of considerations.iii. hbd technology evaluation
15、 using the 8051 microcontrollerwith their increasing capabilities and lower power consumption, microcontrollers are increasingly being used in nasa and dod system designs. there are existing nasa and dod programs that are doing technology development to provide hbd. microcontrollers are one such veh
16、icle that is being investigated to quantify the radiation hardness improvement. examples of these programs are the 8051 microcontroller being developed by mission research corporation (mrc) and the iae (the focus of this study). as these hbd technologies become available, validation of the technolog
17、y, in the natural space radiation environment, for nasas use in spaceflight systems is required.the 8051 microcontroller is an industry standard architecture that has broad acceptance, wide-ranging applications and development tools available. there are numerous commercial vendors that supply this c
18、ontroller or have it integrated into some type of system-on-a-chip structure. both mrc and iae chose this device to demonstrate two distinctly different technologies for hardening. the mrc example of this is to use temporal latches that require specific timing to ensure that single event effects are
19、 minimized. the iae technology uses ultra low power, and layout and architecture hbd design rules to achieve their results. these are fundamentally different than the approach by aeroflex-united technologies microelectronics center (utmc), the commercial vendor of a radiation hardened 8051, that bui
20、lt their 8051 microcontroller using radiation hardened processes. this broad range of technology within one device structure makes the 8051an ideal vehicle for performing this technology evaluation.the objective of this work is the technology evaluation of the culprit process 3 from iae. the process
21、 has been baselined against two other processes, the standard 8051 commercial device from intel and a version using state-of-the-art processing from dallas semiconductor. by performing this side-by-side comparison, the cost benefit, performance, and reliability trade study can be done.in the perform
22、ance of the technology evaluation, this task developed hardware and software for testing microcontrollers. a thorough process was done to optimize the test process to obtain as complete an evaluation as possible. this included taking advantage of the available hardware and writing software that exer
23、cised the microcontroller such that all substructures of the processor were evaluated. this process is also leading to a more complete understanding of how to test complex structures, such as microcontrollers, and how to more efficiently test these structures in the future.iv. test devicesthree devi
24、ces were used in this test evaluation. the first is the nasa culprit device, which is the primary device to be evaluated. the other two devices are two versions of a commercial 8051, manufactured by intel and dallas semiconductor, respectively.the intel devices are the romless, cmos version of the c
25、lassic 8052 mcs-51 microcontroller. they are rated for operation at +5v, over a temperature range of 0 to 70 c and at a clock speeds of 3.5 mhz to 24 mhz. they are manufactured in intels p629.0 chmos iii-e process.the dallas semiconductor devices are similar in that they are romless 8052 microcontro
26、llers, but they are enhanced in various ways. they are rated for operation from 4.25 to 5.5 volts over 0 to 70 c at clock speeds up to 25 mhz. they have a second full serial port built in, seven additional interrupts, a watchdog timer, a power fail reset, dual data pointers and variable speed peripheral access. in addition, the core is redesigned so that the machine cycle i
温馨提示
- 1. 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。图纸软件为CAD,CAXA,PROE,UG,SolidWorks等.压缩文件请下载最新的WinRAR软件解压。
- 2. 本站的文档不包含任何第三方提供的附件图纸等,如果需要附件,请联系上传者。文件的所有权益归上传用户所有。
- 3. 本站RAR压缩包中若带图纸,网页内容里面会有图纸预览,若没有图纸预览就没有图纸。
- 4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
- 5. 人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对用户上传分享的文档内容本身不做任何修改或编辑,并不能对任何下载内容负责。
- 6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
- 7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。
最新文档
- 2025贵州安顺镇宁县总工会招聘工会社会工作者2人笔试考试参考题库及答案解析
- 2025内蒙古巴彦淖尔市磴口县公益性岗位招聘考试笔试模拟试题及答案解析
- 2026上海市东昌东校招聘笔试考试参考试题及答案解析
- 2026广东广州市从化区教育局招聘事业单位编制教师229人(第一次)笔试考试参考试题及答案解析
- 2025年新能源物流车辆轻量化车身选型与性能提升报告
- 2025年新能源行业企业组织架构调整与能源效率提升报告
- 南方公司2026年度第四批次一般管理岗社会招聘考试笔试模拟试题及答案解析
- 《JBT10322.3-2002 电工用树脂浸渍玻璃纤维网格第 3 部分:单项材料规范环氧玻璃纤维网格》(2026年)实施指南
- 《JBT9165.1-1998 工艺文件完整性》(2026年)实施指南
- 2025安徽黄山市黄山区特邀行政执法监督员选聘考试笔试模拟试题及答案解析
- 行星减速机原理课件讲解
- 2025秋季学期国开电大法学本科《国际私法》期末纸质考试案例分析题库珍藏版
- 贸易安全知识培训内容课件
- 第四讲-正确认识中国经济热点问题-2025秋版本-建设更高水平平安中国国家安全
- 2025年易驱变频器说明书
- 医院儿科简介
- 2025山东发展投资控股集团有限公司权属企业招聘4人笔试历年参考题库附带答案详解
- IPC7530A2017GuidelinesTemperatureProfilingMassSolderingProcessesReflowWave(IPC-7530A 2017 回流焊和波峰焊工艺温度曲线指南)
- 智能储能系统的自适应电压控制策略研究
- 医药销售月结合同范本
- 《新媒体节目主持策略与技巧》课件 第二章:新媒体节目主持人培养
评论
0/150
提交评论